Based B Extraction Of Qnoc Architecture Properties
2012
Articles Scientifiques Et Publications
ASJP
Autre

Université Ibn Khaldoun - Tiaret

H
Hariche, Abdelhamid
B
Belarbi, Mostefa
D
Daoud, Hayat

Résumé: Embedded systems become more and more present in our daily life. The validation of this kind of systems with time their evolution became fast and complex we focus on multiprocessor systems on chip (MPSoC) and exactly Qaulity of Service of Network on chip architecture (QNoC). The interconnection of communication modules (IP - Intellectual Property) constitutes a fundamental part during the design of such systems expressed in terms on band-width, latency, power consumption and reliability. The validation currently for MPSoC (with QNoC’s basis) based on the logical simulation which it can’t allow a global validation for this system even it is not adapted for the design of high level integration complex systems (Handicaps with respect to the concept time to market). The new validation approach using the formal technics using B event method consists of suggesting aspects and constraints related to the reliability of NoC and the over-cost related to the solutions of tolerances on the faults (a design of NoC tolerating on the faults for SoC containing configurable technology FPGA) by extracting the properties of the QNoC architecture existed in the VHDL code associated and prove these last using the prover that used in B event method. This approach makes it possible to exploit.

Mots-clès:

MPSoC
Formal Technics
Generating Model
QNOC
VHDL
B Event
incrementale

Publié dans la revue: Models & Optimisation and Mathematical Analysis Journal

Nos services universitaires et académiques

Thèses-Algérie vous propose ses divers services d’édition: mise en page, révision, correction, traduction, analyse du plagiat, ainsi que la réalisation des supports graphiques et de présentation (Slideshows).

Obtenez dès à présent et en toute facilité votre devis gratuit et une estimation de la durée de réalisation et bénéficiez d'une qualité de travail irréprochable et d'un temps de livraison imbattable!

Comment ça marche?
Nouveau
Si le fichier est volumineux, l'affichage peut échouer. Vous pouvez obtenir le fichier directement en cliquant sur le bouton "Télécharger".
Logo Université


Documents et articles similaires:
Based Refinement Verification Platform For Qnoc Architectures
2014  - Articles Scientifiques Et Publications

Formal Verification Of Fault Tolerant Noc-base Architecture
2012  - Articles Scientifiques Et Publications

Formal Approach For Gpu Architecture Schedulability
2014  - Articles Scientifiques Et Publications

Incremental Design Of Nano-sensors Network
2015  - Articles Scientifiques Et Publications

A Formal Model For Output Multimodal Hci
2015  - Articles Scientifiques Et Publications



footer.description

Le Moteur de recherche des thèses, mémoires et rapports soutenus en Algérie

Doctorat - Magister - Master - Ingéniorat - Licence - PFE - Articles - Rapports


©2025 Thèses-Algérie - Tous Droits Réservés
Powered by Abysoft